# What's New in PlanAhead Software 12.2

UG656 (v 12.2) July 23, 2010





Xilinx is disclosing this Document and Intellectual Property (hereinafter "the Design") to you for use in the development of designs to operate on, or interface with Xilinx FPGAs. Except as stated herein, none of the Design may be copied, reproduced, distributed, republished, downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx. Any unauthorized use of the Design may violate copyright laws, trademark laws, the laws of privacy and publicity, and communications regulations and statutes.

Xilinx does not assume any liability arising out of the application or use of the Design; nor does Xilinx convey any license under its patents, copyrights, or any rights of others. You are responsible for obtaining any rights you may require for your use or implementation of the Design. Xilinx reserves the right to make changes, at any time, to the Design as deemed desirable in the sole discretion of Xilinx. Xilinx assumes no obligation to correct any errors contained herein or to advise you of any correction if such be made. Xilinx will not assume any liability for the accuracy or correctness of any engineering or technical support or assistance provided to you in connection with the Design.

THE DESIGN IS PROVIDED "AS IS" WITH ALL FAULTS, AND THE ENTIRE RISK AS TO ITS FUNCTION AND IMPLEMENTATION IS WITH YOU. YOU ACKNOWLEDGE AND AGREE THAT YOU HAVE NOT RELIED ON ANY ORAL OR WRITTEN INFORMATION OR ADVICE, WHETHER GIVEN BY XILINX, OR ITS AGENTS OR EMPLOYEES. XILINX MAKES NO OTHER WARRANTIES, WHETHER EXPRESS, IMPLIED, OR STATUTORY, REGARDING THE DESIGN, INCLUDING ANY WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND NONINFRINGEMENT OF THIRD-PARTY RIGHTS.

IN NO EVENT WILL XILINX BE LIABLE FOR ANY CONSEQUENTIAL, INDIRECT, EXEMPLARY, SPECIAL, OR INCIDENTAL DAMAGES, INCLUDING ANY LOST DATA AND LOST PROFITS, ARISING FROM OR RELATING TO YOUR USE OF THE DESIGN, EVEN IF YOU HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. THE TOTAL CUMULATIVE LIABILITY OF XILINX IN CONNECTION WITH YOUR USE OF THE DESIGN, WHETHER IN CONTRACT OR TORT OR OTHERWISE, WILL IN NO EVENT EXCEED THE AMOUNT OF FEES PAID BY YOU TO XILINX HEREUNDER FOR USE OF THE DESIGN. YOU ACKNOWLEDGE THAT THE FEES, IF ANY, REFLECT THE ALLOCATION OF RISK SET FORTH IN THIS AGREEMENT AND THAT XILINX WOULD NOT MAKE AVAILABLE THE DESIGN TO YOU WITHOUT THESE LIMITATIONS OF LIABILITY.

The Design is not designed or intended for use in the development of on-line control equipment in hazardous environments requiring fail-safe controls, such as in the operation of nuclear facilities, aircraft navigation or communications systems, air traffic control, life support, or weapons systems ("High-Risk Applications" Xilinx specifically disclaims any express or implied warranties of fitness for such High-Risk Applications. You represent that use of the Design in such High-Risk Applications is fully at your risk.

© 2010 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners.

## Demo Design License © 2010 Xilinx. Inc.

This Design is free software; you can redistribute it and/or modify it under the terms of the GNU Lesser General Public License as published by the Free Software Foundation; either version 2.1 of the License, or (at your option) any later version.

This library is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public License for more details.

You should have received a copy of the GNU Library General Public License along with this design file; if not, see: http://www.gnu.org/licenses/



The PlanAheadTM software source code includes the source code for the following programs:

Centerpoint XML

The initial developer of the original code is CenterPoint - Connective Software

Software Engineering GmbH. portions created by CenterPoint - Connective Software

Software Engineering GmbH. are Copyright© 1998-2000 CenterPoint - Connective Software Engineering GmbH. All Rights Reserved. Source code for CenterPoint is available at <a href="http://www.cpointc.com/XML/">http://www.cpointc.com/XML/</a>

**NLView Schematic Engine** 

Copyright@ Concept Engineering.

Static Timing Engine by Parallax Software Inc.

Copyright@ Parallax Software Inc.

Java Two Standard Edition

Includes portions of software from RSA Security, Inc. and some portions licensed from IBM are available at <a href="http://oss.software.ibm.com/icu4i/">http://oss.software.ibm.com/icu4i/</a>

Powered By JIDE - http://www.jidesoft.com

The BSD License for the JGoodies Looks

Copyright© 2001-2010 JGoodies Karsten Lentzsch. All rights reserved.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

- Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.
- Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.
- Neither the name of JGoodies Karsten Lentzsch nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR

PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.



Free IP Core License

This is the Entire License for all of our Free IP Cores. Copyright (C) 2000-2003, ASICs World Services, LTD. AUTHORS

All rights reserved.

Redistribution and use in source, netlist, binary and silicon forms, with or without modification, are permitted provided that the following conditions are met:

Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.

Neither the name of ASICS World Services, the Authors and/or the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

# Table of Contents

| What's New in PlanAhead Software 12.2                | 6  |
|------------------------------------------------------|----|
| Reference Documents                                  | 6  |
| New and Modified PlanAhead Features                  |    |
| Pin Planning Changes                                 |    |
| New and Modified GUI Features                        |    |
| Device Support                                       |    |
| Tcl Interface Changes                                |    |
| New Example Design                                   |    |
| Miscellaneous Corrected Issues                       |    |
| Known Issues                                         |    |
| Appendix A - What's New in PlanAhead Software 12     |    |
| Device Support                                       |    |
| Installation and Licensing                           |    |
| Support for Multiple ISE Installations on Windows OS | 12 |
| New 12.1 PlanAhead Features                          |    |
| Graphical User Interface                             |    |
| Flow Navigator and View Layouts                      |    |
| Project Summary                                      |    |
| Constraint File Handling                             |    |
| Static Timing Analysis                               |    |
| Part Selection                                       | 17 |
| RTL Projects                                         | 17 |
| CORE Generator Integration                           |    |
| Hierarchical Resource Estimation                     |    |
| I/O Pin Planning                                     |    |
| Netlist Projects                                     |    |
| Project Navigator Integration                        |    |
| Floorplanning                                        |    |
| ChipScope Integration                                |    |
| Hierarchical Design Features                         |    |
| Tcl and Batch Scripting                              |    |
| Messaging                                            |    |
| WebTalk                                              |    |
| Documentation                                        |    |
| Known Issues                                         | 25 |



## What's New in PlanAhead Software 12.2

This document provides an overview of the new features and functionality included in PlanAhead™ software 12.2.

This document assumes that you will upgrade to the ISE® Design Suite 12; however, if you elect to use a previous version, you will still see significant benefits in migrating to PlanAhead 12.2. Limited support is available for versions of ISE 10.1 and later, with specific features such as CORE Generator<sup>TM</sup> tool integration supported only in the same installation of ISE 12.2.

In ISE Design Suite 12.2, and the PlanAhead software 12.2 corrects issues that were present in the 12.1 release. The PlanAhead software contains some new features also. This document addresses both the major issue corrections and the new features.

## Reference Documents

This document references the following web locations and documents:

*ISE Design Suite 12: Installation, Licensing, and Release Notes* (UG631):

http://www.xilinx.com/support/documentation/sw manuals/xilinx12 2/irn.pdf

PlanAhead User Guide (UG632):

http://www.xilinx.com/support/documentation/sw manuals/xilinx12 2/PlanAhead UserGuide.pdf

Floorplanning Methodology Guide (UG633)

http://www.xilinx.com/support/documentation/sw manuals/xilinx12 2/Floorplanning Methodology Guide.pdf

Hierarchical Design Methodology Guide (UG748)

http://www.xilinx.com/support/documentation/sw manuals/xilinx12 2/Hierarchical Design Methodology Guide.pdf

User licenses: <a href="http://www.xilinx.com/getproduct">http://www.xilinx.com/getproduct</a>

Partial Reconfiguration User Guide (UG702): http://www.xilinx.com/tools/partial-reconfiguration

PlanAhead Tutorials:

http://www.xilinx.com/support/documentation/dt\_planahead planahead12-2\_tutorials.htm



## **New and Modified PlanAhead Features**

The key new PlanAhead features in release 12.2 are:

- SSN prediction for Spartan®-6 device family, described in Pin Planning Changes
- Cross probing timing paths to FPGA Editor, described in New GUI Features
- Support for launching Xilinx® Power Analyzer (XPA), described in New GUI Features
- New example design, described in New Example Design

The following subsections describe the new and modified PlanAhead features in the 12.2 release.

## Pin Planning Changes

## New Spartan-6 SSN Prediction

PlanAhead release 12.2 contains a new Simultaneous Switching Noise (SSN) prediction engine targeted to the Spartan-6 device family. Previously, SSN prediction was limited to the Virtex®-6 device family. These algorithms and characterization data are extended to include Spartan-6. This capability is a conservative check of susceptibility to signal integrity issues, and Xilinx recommends that you refer to the Answer Record, <a href="http://www.xilinx.com/support/answers/36167.htm">http://www.xilinx.com/support/answers/36167.htm</a>, for more information.

#### Modified Default I/O Ports View Location

The I/O Ports view changed from a tabs view in PlanAhead 12.2 and moved to the upper left of the workspace to enable viewing both the package pins and the design IO ports simultaneously. The view is still customizable, and has the dock/undock layout option. You can move the view back to the original location by clicking the view title bar, dragging it to the Package Pins view in the workspace, and saving the layout as the default. Chapter 4, "Using the Viewing Environment," in the *PlanAhead User Guide* (UG632) contains detailed descriptions of customizing user layouts.

#### New and Modified GUI Features

#### New Cross Probing Timing Paths to FPGA Editor

PlanAhead 12.2 introduces the ability to cross probe timing paths from the PlanAhead GUI to the FPGA Editor. To use this feature, open the Implemented Design, select a timing path in the Device view, right-click and select **Cross probe to FPGA Editor**. You are prompted to open FPGA Editor if it is not yet open. A new Tcl command executes a cross probe either from the Tcl Console or from a script.

#### New Support for Launch XPower Analyzer

In PlanAhead 12.2, you can launch Xilinx Power Analyzer (XPA) from the PlanAhead GUI on an implemented run. To use this feature, after you implement your design, in the Flow Navigator open the Implemented Design, then select **Launch XPower Analyzer** from the sub-task list.

#### Modified Add Source Button to Add/Create Sources Button

In the Project Manager of the Flow Navigator, a new Add/Create Sources button lets you create new source files using a wizard. The Add/Create Sources dialog box has a new Create File button to create new files of various types.



#### Create New UCF Source using Text Editor

PlanAhead added the ability to create a UCF constraint file type for the implementation tools. You can access this feature in the Project Manager of the Flow Navigator by clicking the Add/Create Constraints button, which was previously called Add Constraints.

## Updated File Chooser

PlanAhead 12.2 contains updates to the file chooser, which is available from various dialog boxes and menu options, as follows:

- Added a preview pane for viewing files prior to including them in a project. The file chooser preview pane:
  - o Is compatible with Asian character sets
  - Does not allow viewing of binary source files
- Added a pulldown with a list of recently accessed directories
- Added an auto-complete feature for directory and file names in the File Name text box to improve access speed to files. When typing in the File Name text box, a popup appears that provides text matching on the characters you typed and lets you select the correct option from a list. The auto-complete feature supports the tilde (~) character for accessing an aliased user home directory (Linux).
- New icons are now in the upper right area of dialog boxes to:
  - Access a directory level up from the current directory
  - o Access the user home directory
  - Access the installation directory
  - Create and delete directories
  - Refresh the directory
  - View the file folders as a list or with details such as the modified date and size

#### Restored File > Import Placement

PlanAhead 12.2 contains the restored ability to import placement using an NCD file from outside the PlanAhead project. Select **File > Import Placement**, use the dialog box and file chooser to navigate to the location of the NCD file. PlanAhead invokes the XDL tool to convert the NCD file to an ASCII representation for importing placement.

## Enhanced Option in Save Project As

You can import all files into a newly-saved project. This eases the process of creating an autonomous project with no outside references that can be copied and shared across file systems. Referenced sources must exist in your project for this option to be visible in the Save Project As dialog box.

## New Copy and Paste from Slice Ranges in Pblock Properties

PlanAhead 12.2 enables you to copy and paste slice range values from the Pblock Properties view to UCF source files in Text Editor so that you do not have to type the range values manually. To access this feature, select a Pblock and, in the General tab of the Pblock Properties view, a Grid Range box with check boxes displays next to the range types. You can select the values next to the range types using either the right mouse button or the **Ctrl+C** keyboard shortcut, and PlanAhead copies the range values to the clipboard.



#### New Table Selection Shortcuts

PlanAhead 12.2 adds two shortcuts in table views such as the Package Pins table for I/O pin planning, to jump to the top and bottom of the table.

- **Ctrl+Home** moves a selected item to the first item of a table.
- **Ctrl+End** moves a selected item to the end of a table.

#### Enhanced Timing Slack Histogram Logarithmic Scale

The PlanAhead 12.2 release contains an enhanced slack histogram functionality that adds the ability to plot the slack histogram Y-axis on a logarithmic scale versus a linear scale, based on the number of endpoints in a bin. This is helpful if there is one very large bin and other bins are much smaller relative to the large bin; consequently, they can be difficult to see in the histogram view in a linear scale.

The new GUI features to support this enhancement are:

- A Bin Display checkbox in the Generate Slack Histogram dialog box
- A -scale option for the create slack histogram Tcl command
- A button in the histogram view for toggling between log and linear scaling of the histogram plot Y-axis

#### Modified Netlist Resource Estimation Shows LUTs and Registers

PlanAhead 12.2 has enhanced the netlist resource estimation reports to show finer-grained statistics, including LUT and Register resource statistics, as well as slice statistics.

## Modified Project Summary Resources Utility Shows Table

In PlanAhead 12.2, the Project Summary provides the ability to display the resource utilization data in either a table or a graph view.

## **Device Support**

Device support in PlanAhead release 12.2 matches the supported devices with the ISE Design Suite. Refer to the *ISE Design Suite* 12.2: *Installation, Licensing, and Release Notes* (UG631), <a href="http://www.xilinx.com/support/documentation/swmanuals/xilinx12\_2/irn.pdf">http://www.xilinx.com/support/documentation/swmanuals/xilinx12\_2/irn.pdf</a> for a list of supported devices. PlanAhead does not support Complex Programmable Logic Devices (CPLDs).

## Tcl Interface Changes

The changes to the PlanAhead Tcl interface in PlanAhead release 12.2 are:

- 100% conversion of hdi:: commands to the new Synopsys Design Constraint (SDC) Tcl infrastructure
- Implemented an all registers Tcl command
- Added ability to query run status from Tcl
- Improved option parsing with positional options (options that do not start with "-")
- Slack properties on pin objects corrected for both hold and setup



## New Example Design

PlanAhead 12.2 includes a new example project, Wave (HDL), which includes an IP example with three embedded IP cores from CORE<sup>TM</sup> Generator. You can use this design as a reference project to see how you can use IP cores with PlanAhead projects. The example designs are available on the Getting Started page under the example designs when you launch PlanAhead.

#### Miscellaneous Corrected Issues

- Timing Improvement when Launching Customization GUIs: Improved integration with CORE Generator™ and reduces the time required to launch the customization GUIs from the PlanAhead GUI.
- New Warnings for Missing HDL Sources: Added checks and a warning dialog box to inform users when an RTL project does not contain HDL sources (either because the HDL was not created or was removed).
- Improved the passing of VHDL generics to synthesis.
- Fixed Multi-Host Support Using Linux Korn Shell: The issue with launching multiple runs in parallel on remote execution hosts when using a Korn shell as the default login shell was corrected. The users of kshell can use the multi-host execution feature in Linux.

#### **Known Issues**

A list of known issues is compiled in the Answer Record (AR) link at:

http://www.xilinx.com/support/answers/36167.htm



## Appendix A - What's New in PlanAhead Software 12

This document provides an overview of the new features and functionality included in PlanAhead™ software 12.1.

This document assumes that you will upgrade to the ISE<sup>®</sup> Design Suite 12; however, if you elect to use a previous version, you will still see significant benefits in migrating to PlanAhead 12. Limited support is available for versions of ISE 10.1 and later, with specific features such as CORE Generator<sup>™</sup> tool integration supported only in the same installation of ISE 12.

In ISE Design Suite 12, the PlanAhead software has significant enhancements to the graphical user interface, and project flows, which offer a more comprehensive design flow for Logic designer. The PlanAhead software is expanding its flow capabilities. Some PlanAhead features that are new in ISE 12.1 are optional and should not be confused with equivalent capabilities in the Project Navigator design entry and project management cockpit.

New to PlanAhead 12.1 flow are RTL development and analysis features, and CORE Generator tool integration. In future releases, Xilinx will continue to provide a comprehensive front-to-back design environment flow within PlanAhead, expanding on the key benefits that it provides today. The key features include:

- I/O Pin assignment
- Design analysis and experimentation
- Floorplanning and physical constraints
- Partial reconfiguration
- Design preservation with partitions
- ChipScope Core insertion

For more information, refer to the *PlanAhead User Guide* (UG632) or contact the Xilinx® Technical Support. For contact information, visit <a href="www.xilinx.com/support">www.xilinx.com/support</a>.

## **Device Support**

PlanAhead 12 supports Virtex®-6 and Spartan®-6 device families, as well as all of the available Virtex-4, Virtex-5 and Spartan-3 FPGA devices. PlanAhead does not support any Complex Programmable Logic Devices (CPLDs).

Support for Virtex, Virtex-II, Virtex-II Pro and Spartan 2 device families was removed from the software in ISE 11.1. ISE software version 10.1 or earlier should be used to design with these devices.

As new devices are introduced they are made available in PlanAhead. It is advisable to remain current with the PlanAhead update releases using the XilinxNotify capabilities. Update releases are distinguished by the last digit in the release number (such as 12.2, 12.3).

PlanAhead software supports the same devices and speed files as the ISE Design Suite, with the exception of CPLDs. Refer to the *ISE Design Suite 12: Installation, Licensing, and Release Notes* for a list of supported devices.

## Installation and Licensing

Xilinx software tools migrated to FlexNet-based licensing beginning with the 11.1 release. Refer to the *ISE Design Suite* 12: *Installation, Licensing, and Release Notes* for more information about installing the software, obtaining licenses, and configuring the license manager.



## Support for Multiple ISE Installations on Windows OS

In Windows platforms, the ISE Design Suite installer was redesigned to better support the installation of multiple versions of the ISE software on Windows OS. The following subsections list the changes implemented for this effort:

#### Environment Variables at Install

The ISE Design Suite tools no longer set global persistent environment variables in Windows during installation. This is to allow the installation of multiple versions of the ISE software on the same machine. As a result, each application in the ISE Design Suite has implemented batch mode wrappers that set the required environment variables such as \$XILINX, \$PATH, and \$LD LIBRARY PATH.

For PlanAhead, this is implemented in the <installation\_dir>\planAhead\bin\planAhead.bat file. This modification requires no action on the your part; however, be aware that if you have external scripts that invoke ISE Design Suite tools and reference any of these environment variables, they will not be set by the installer. PlanAhead provides an environment variable (XIL\_PA\_NO\_XILINX\_OVERRIDE), which, when set to a value of 1, will not override any externally-set pointers to these variables and will revert to behavior of 11.1 and prior releases. See the ISE Design Suite 12: Installation, Licensing, and Release Notes for more information.

#### Desktop Shortcuts

The 12.1 release installer installs two desktop shortcuts:

- Project Navigator
- **Plan Ahead**

This reduces the number of shortcuts and better supports multiple installations on the same machine.

#### Project File Associations

PlanAhead continues to support project file associations that are set at install time in the Windows platform. The PlanAhead file extension for project files is "ppr" which auto-launches PlanAhead when you double-click it from a file browser, such as Windows Explorer.

#### Install Image Size

The ISE Design Suite 12.1 release reduced the size of the installation image.

#### **Updates**

Incremental PlanAhead Update releases are available as full installation images using the normal ISE installation mechanisms. The XilinxUpdate mechanism is no longer available in the ISE Design Suite

## New 12.1 PlanAhead Features

The PlanAhead features described in the following subsections are:

- Graphical User Interface
- Flow Navigator and View Layouts
- **Project Summary**
- **Static Timing Analysis**



- Part Selection
- RTL Projects
- CORE Generator Integration
- Hierarchical Resource Estimation
- I/O Pin Planning
- Netlist Projects
- Project Navigator Integration
- Floorplanning
- ChipScope Integration
- Hierarchical Design Features
- Tcl and Batch Scripting
- Messaging
- WebTalk
- Documentation

## Graphical User Interface

In the 12 release, PlanAhead software has a redesigned Graphical User Interface (GUI) to provide a more intuitive design flow and to increase productivity. These changes include a dynamic viewing environment that comprises view layouts, which present the design and device information for the design task at hand, and distinct capabilities and viewing perspectives for design information. The redesigned GUI includes:

- Improved support for "push-button" flows
- Emphasis on an easy-to- use design environment

The improved support for pushbutton flows does not compromise control for advanced users. The GUI layouts provide a task-specific environment with views that display the device, process status, command line inputs, and access to resource utilization at each phase of the design process.

The environment layout and icons guide you to the most common tasks, and lead you through the implementation flows.

Chapters 2, "Understanding the Design Flow," and Chapter 4, "Understanding the Viewing Environment," in the *PlanAhead User Guide* (UG632) contain detailed documentation for these features.

## New Project Creation Wizard

The new flows are accessible in the New Project wizard, in which you can now create four different types of projects. These project types are:

- RTL
- Netlist
- I/O Pin Planning
- ISE Implementation Results

See Chapter 3, "Creating a Project," in the *PlanAhead User Guide* (UG632) for more information. The following subsections briefly describe the project types available in PlanAhead 12.1.



#### **RTL**

RTL projects were introduced in PlanAhead 11 with the integration of Xilinx Synthesis Technology (XST). RTL flows for PlanAhead 12.1 have improved support for management of sources and constraint files, and integration with CORE Generator. The Xilinx IP repository is now natively visible in PlanAhead, with support for creation, customization, and generation of Xilinx IP from within the PlanAhead GUI. RTL projects provide the ability to synthesize and implement projects from RTL all the way to bitstream.

#### Netlist

Netlist projects are the traditional and most important use of PlanAhead. These projects start with gate-level structural netlists in the form of either Electronic Design Interchange Format (EDIF) or NGC netlist files. Netlist projects provide the ability to analyze and implement a design from a post-synthesis state all the way to bitstream. Key benefits are for timing closure using floorplanning, physical constraint, and hierarchical design concepts for design preservation. Netlists generated from third party synthesis providers (such as Synopsys<sup>TM</sup> Symplify<sup>®</sup> and Mentor<sup>®</sup> Precision) should use this project type.

#### Pin Planning

Pin planning projects function primarily to do early assignment of I/Os for optimizing Printed Circuit Board (PCB) layout, as well as Field Programmable Gate Array (FPGA) internal design considerations. Pin planning projects typically start with no design files, comma separated value (CSV) I/O data, or Hardware Definition Language (HDL) header files. Pin assignment is of an iterative nature with flows changing through design life cycles through RTL development and design closure with post-synthesis netlists.

#### ISE Implementation Results

ISE implementation results projects provide a quick way to create a project and import ISE results implemented externally to the PlanAhead or the Project Navigator project framework. The project type is for heavily scripted, command-line-generated implementation results. This project type lets you import ISE results quickly, and use the design analysis and debug features of PlanAhead.

## Flow Navigator and View Layouts

In PlanAhead 12.1, you can manage the design flow process from the new Flow Navigator view, located on the left side of the PlanAhead environment. The Flow Navigator includes controls to configure and launch synthesis and implementation runs, generate bitstream files, and launch programming and debug tools. It also introduces the ability to open the design at various stages of the design process to perform design analysis and constraint definition, including I/O pin planning. The Flow Navigator options are:

- Project Manager
- RTL Design (visible for RTL projects only)
- Netlist Design
- Implemented Design

## Project Manager

The Project Manager environment displays by default upon opening a project, and is used to manage sources, customize IP, and view project details in the Project Summary. Project Manager does not perform design compilation, and no data is loaded into memory. A design must be open to have access to the analysis commands.



#### RTL Design

The RTL Design environment enables analysis of the compiled RTL design including logic exploration, resource and power estimation, Design Rule Check (DRCs), and I/O pin planning.

#### Netlist Design

Users familiar with PlanAhead will recognize the Netlist Design environment where pre-implementation design analysis, debug core insertion, and constraint definition is performed. You can explore various constraints sets, devices, and implementation options.

#### Implemented Design

The Implemented Design now loads the netlist and implementation results directly from the run directory to ensure that the viewed data represents the launched run.

In PlanAhead 12.1, you can open multiple designs simultaneously. In previous PlanAhead versions, the run results were imported using the current version of the design netlist and the constraints in-memory.

More detail and documentation of the Flow Navigator and views is available in Chapter 2, "Understanding the Design Flow," and Chapter 4, "Using the Viewing Environment," of the *PlanAhead User Guide* (UG632).

## **Project Summary**

The Project Summary page is a summary of the current state of the design and is available when a project is opened in the Project Manager and is available in each view. The project summary contains the following information:

- Project Settings Summary: Provides the Name, Default Part, Default Family, and Top Module or Entity Name.
- Design State Summary: Such as synthesized or implemented, along with the number of errors and quick links to compilation logs reports and statements regarding the next step in the design flow.
- Compilation Settings: Includes the synthesis and implementation strategy applied to the current run. The strategy is the list of settings for each point tool that will be used for compiling the design.
- Resource Summary: Displays a summary of the design resource utilization with histograms for each instance. Tabs in the summary view are: Sources, Statistics, Pins, Children, Attributes, and Connectivity.
- Timing Summary: Displays the status of the static timing analysis results for the design.

## Constraint File Handling

PlanAhead 12.1 has enhanced constraints handling in the project environment. You can reference User Constraint Files (UCFs) in other file system locations and copy those files directly into the project. You can edit the files as plain text, or modify them in-memory on physical and timing constraints.

The enhanced support for multiple constraint files uses the concept of a "Target" UC, which is the file to which PlanAhead-generated constraints are written when there are multiple files added to the project.

Users can create and manage UCF files for RTL projects and have PlanAhead pass those files to XST during synthesis. For more details on constraint file handling, see Chapter 7, "Netlist Analysis and Constraint Definition," in the *PlanAhead User Guide* (UG632).



## Static Timing Analysis

The PlanAhead 12.1 started the migration toward an industry-standard constraint interface based on Synopsys Design Constraints (SDC).

PlanAhead contains a Static Timing Analysis (STA) engine that is separate from the ISE Design Suite TRCE engine. In prior releases, this capability was called "TimeAhead," which was replaced with the STA term, "Report Timing."

The constraints implementation and the timing reports interface are modeled after the PrimeTime STA. The STA engine is, and will continue to be, a "live" in-memory timing graph, that provides the key benefits of incremental analysis and "what-if" analysis. You can add a constraint directly in the tool, and update timing immediately, then query a custom report without re-compiling the design.

In PlanAhead 12.1, the STA engine continues to support UCF constraints while exposing the basic support for the SDC tool. The "Adoption of Synopsys Design Constraint Tcl Infrastructure" section of this document describes the SDC capabilities.

The PlanAhead software is not directly modeling routing infrastructure, The STA engine in PlanAhead 12.1 is still best suited for estimation, debug, and analysis, and cannot be considered as "sign-off." The constraint coverage for cell delays and setup and hold timing should match the trace; however, the routing delays for nets are estimate, therefore slack values will not match perfectly.

The changes for STA in the GUI are:

- Report Timing
- Slack Histogram

The *PlanAhead User Guide* (UG632) describes these features in Chapter 7, "Netlist and Constraint Definition." The following subsections briefly describe the STA engine changes.

## Report Timing

A new GUI dialog box to the STA engine links to and from icons in the Flow Navigator. The dialog box replaces the previous TimeAhead interface, and allows timing reports generation for all constraints in a design, or for debugging specific paths. This dialog box models the options available in the batch-mode Tcl command for the STA engine, (the report timing command).

Users can type directly into the text boxes, or further select additional helper dialog boxes to search for startpoints, endpoints, or through-points in the timing paths. These other dialog boxes provide GUI builders for the object query commands for pins, nets, cells, and clock objects, which again mirror the Tclequivalent SDC commands.

PlanAhead has implemented a "UCF-mode" to the dialog box, which enables a search for pin/net/port/to report\_timing to reduce unexpected UCF-style behavior from the SDC engine for those unfamiliar with SDC and the differences between UCF and PCF timing queries in TRCE and the Timing Analyzer in Project Navigator.

## Slack Histogram

The PlanAhead STA engine can generate a histogram in the GUI that represents a picture of the slack of all endpoints in the design. This capability can help visualize how many endpoints in the design are failing or passing timing and by what margin, and is much more useful than an overall timing score. The STA engine calculates the slack histogram by performing timing analysis across the entire design, and calculates the slack for every endpoint. The STA engine then sorts the endpoints and put them in "buckets" that represents a range of values, and draws a graph similar to a spreadsheet that displays the distribution of endpoint slack. Each bar in the histogram is selectable, which automatically filters and displays the bar in the endpoint list, so you can perform further analysis.



#### Part Selection

The New Project wizard contains a new GUI element to better visualize, filter, and sort the target part for a project. The new dropdown boxes enable filtering by:

- Product
- Family
- Sub-Family
- Package
- Speed Grade
- Temperature Grade

A string-based search on the composite part name is available also.

The Part Selection dialog box provides a table of the physical resources available in each device also, allowing better visualization of the number of IO ports, block RAMs, logic cells, DSP, and high-speed transceivers available in the devices.

For more information about the part chooser, see Chapter 6, "Synthesizing the Design" in the *PlanAhead User Guide* (UG632).

## **RTL Projects**

In PlanAhead 12.1, Xilinx continues to provide Project Navigator as the primary RTL Design entry GUI and project environment, primarily because of integration with Platform Studio and DSP tools, as well as integration with simulation engines such as ISE Simulator and Third Party simulators from Cadence, Mentor Graphics, and Synopsis.

The long-term direction for the Xilinx tool chain is the migration of the project infrastructure to the PlanAhead tool. Over time, you will see greater emphasis on PlanAhead capabilities and new features implemented in PlanAhead. RTL development capabilities for the 12 release are incremental steps along this migration path.

This release offers improved integration with floorplanning, design analysis, and I/O pin planning capabilities, as well as the ability to manage RTL and constraints more easily.

## **CORE** Generator Integration

The CORE Generator tool is integrated into the PlanAhead 12.1 RTL development projects. The catalog of available IP from the ISE Design Suite is available in the PlanAhead environment also, and you have the ability to brows, create, customize, and generate IP directly within the environment in a manner consistent with similar capabilities in Project Navigator and the standalone CORE Generator. For more information on CORE Generator integration, see Chapter 5, "RTL and IP Design," in the *PlanAhead User Guide* (UG632).

PlanAhead can import cores configured outside PlanAhead into projects using the customization GUI from CORE Generator to configure the IP cores. There are a few key benefits to this integration besides the integration with Project Navigator and the standalone CORE Generator software.

In the PlanAhead environment, the new integration capabilities are:

- Delayed IP Core Generation of synthesized NGC to decrease design creation time
- Enhanced searching and browsing capabilities for use with the IP Catalog
- Power Estimation



The following subsections briefly describe these integration capabilities.

#### Delayed IP Generation

Delayed generation is available for certain IP cores, allowing the delay of the actual core synthesis by XST until the project-level synthesis runs. This enhancement addresses the limitations in standalone CORE Generator and Project Navigator, where, when a core is generated, there is no way to break up the customization and generation steps, and it can take a significant amount of time to generate cores and generate instantiation templates and wrappers, and to obtain relevant data sheets.

#### Enhanced Search and Browse Capabilities

The PlanAhead software environment provides an enhanced search option for the IP catalog. This includes the ability to search on any field in the catalog and to use advanced filtering. In addition, you can export the IP catalog to an Excel spreadsheet.

#### Power Estimation

PlanAhead provides the ability to estimate power consumption on post-elaborated RTL netlists, based upon resource estimation at the RTL level.

#### Hierarchical Resource Estimation

Resource estimation from the hierarchical "ROOT" down is available in PlanAhead software release 12. You can select any instance in the hierarchy tree and obtain the resource estimations.

## I/O Pin Planning

PlanAhead 12 includes enhancements for the following pin planning capabilities:

- Control of UCF Mode configurations and multi-function pins
- Spartan-6 I/O Part support
- Enhanced CSV Import/Export
- Modified DRC Rules
- Show Top/Bottom view button

For more information on these capabilities, see Chapter 8, "I/O Pin Planning" in the *PlanAhead User Guide* (UG632).

The following subsections describe the enhancements to I/O pin planning.

## Configuration and Multi-Function Pins

PlanAhead provides the ability to set and control the different device and configuration mode. Additionally, PlanAhead provides the ability to visualize the multi-function pins.

#### Spartan-6 I/O Part Compatibility

PlanAhead has added the ability to define multiple compatible parts for Spartan-6 devices. Previously, one could configure multiple parts for pin planning projects, but was prohibited from assigning unbounded I/Os.



#### CSV Import/Export

The CSV format for import and export of I/O assignment now aligns more with the pad CSV file exported from the ISE Design Suite tools. PlanAhead now exports all the assigned I/O standards, even those that are unchanged from device defaults.

#### **DRC Rules**

The following changes occurred in DRC and Digitally Controlled Impedance (DCI) rules:

- A new DRC check, BIIVRC, was added to check for a conflict between I/O standards in a bank and an INTERNAL\_VREF constraint on the bank. Standards in a bank cannot require a VREF voltage that differs from that specified by an INTERNAL\_VREF constraint for the bank. This DRC generates a message.
- A new DCI check, DCICIOSTD, was added to check that there are no conflicts related to VCCO and DCI termination of I/O. This DCI generates a message.
- The BIVRU DRC was changed from an error to a warning.
- The CRPS DRC was obsoleted because it only applied to devices that are no longer supported.

#### Show Top/Bottom View

In the I/O Planner, an icon is available that toggles between a top and a bottom view of the pin assignments.

## **Netlist Projects**

Netlist Projects in PlanAhead release 12.1 contain the following changes:

- EDIF replacement of NGC
- Netlist Constraint File (NCF) Constraint support

For more information on these capabilities, see Chapter 7, "Netlist Analysis and Constraint Definition," in the *PlanAhead User Guide* (UG632). The following subsections briefly describe the Netlist changes in the 12 PlanAhead release.

## EDIF Replacement of NGC

In release 12.1, PlanAhead replaces the NGC with EDIF, where previously, PlanAhead passed NGC file, unchanged, to the ISE Design Suite implementation flows. This file replacement allows PlanAhead to make modifications to the netlist to support flows such as insertion of ChipScope debugger probes on nets inside cores, and provide better support for partition and design preservation flows.

## NCF Constraint Support

PlanAhead for the 12.1 release added support for NCF constraint files in the Sources tab for RTL and Netlist projects. The ngdbuild picks up these files automatically.

You must add the files to the project. The New Project wizard auto-discovers the NCF files and PlanAhead processes them automatically. If NCF files are not in the project, then PlanAhead does not pass the files to ngdbuild in the ISE flows. The tools do not silently apply them without direct user knowledge of or action.



## **Project Navigator Integration**

Project Navigator integration continues to be the main form of interaction for design entry in the Xilinx tool chain. From Project Navigator, four processes invoke PlanAhead:

- I/O pin planning
- Pre- and post-synthesis
- Floorplanning
- Post-implementation design analysis

In release 12, these processes were updated with GUI layout changes. For more information about automatic NCF file pickup, see Chapter 15, "Using PlanAhead with Project Navigator," in the *PlanAhead User Guide* (UG632).

PlanAhead now supports passing NCF constraint files from Project Navigator to PlanAhead for block-level constraints. Project Navigator does not manage NCF files directly, but these files can contain critical timing and floorplanning constraints that were not passed to PlanAhead from Project Navigator before 12.

In the Project Navigator and ISE command-line point tool environments, NCF files are picked up automatically if they exist in the same directory as an NGC file, and the base names match exactly.

These files are added to the PlanAhead project and scoped to their respective block-level. If you do not intend for these files to be picked up automatically, they must *remove* the files from the respective project.

## Floorplanning

Prior to release 12, the term "floorplan" was used to refer to a UCF file. There could be different floorplans, which allowed for experimentation with different physical constraints and different trial runs. This concept changed with the introduction of the RTL development environment. The basic capabilities are still intact, such as creation of PBlocks, AREA\_GROUP constraints, and creating LOC and BEL constraints; however, the term "design" replaces "floorplan." The commonly accepted actions associated with floorplanning still apply.

A design is defined as a unique combination of the following: a synthesized netlist, a set of constraint files (a *constraint set*), and a target device. The concept of a design more accurately captures the fact that with synthesis, there can be many different synthesis trials and versions of constraints and even targeted devices as a project converges and meets design objectives.

For most users, a single constraint set is sufficient, and so in PlanAhead there a default constraint set is created and managed automatically. However, advanced users who are creating multiple runs for synthesis and implementation will notice that the Create Multiple Runs dialog box lets you launch multiple runs against a design, which is the equivalent of launching runs against different floorplans in prior releases.

The File menu has a new **Save design as** item and each of the planners have "Open design" commands which enable opening the currently active design, or creating a new one with specific synthesis results, constraint sets, and/or different target devices.

For more information about floorplanning, see Chapter 11, "Floorplanning the Design," in the *PlanAhead User Guide* (UG632).



## ChipScope Integration

In 12, the changes related to ChipScope debug core insertion are:

- Port Punching in NGC Core Netlists
- CDC File integration
- BitGen Integration
- FPGA Editor Integration
- iMPACT Integration

The following subsections describe these changes. For more information on ChipScope integration, see Chapter 12, "Programming and Debugging the Design," in the *PlanAhead User Guide* (UG632).

## Port Punching in NGC Core Netlists

For the 12.1 release, PlanAhead replaced binary NGC netlists with EDIF versions. You can insert debug logic and ports for ChipScope inside NGC cores.

#### CDC File Integration

PlanAhead provides the ability to import ChipScope Definition Core (CDC) files from the File menu. This mechanism recreates ChipScope debug insertion flows that were previously performed outside the PlanAhead environment.

#### Bitgen Integration

Bitgen can be accessed from Flow Navigator after implementation in the Program and Debug view.

## FPGA Editor Integration

PlanAhead can launch the FPGA Editor on an implemented design run. PlanAhead invokes FPGA Editor with the routed Native Circuit Description (NCD) and PCF databases.

## iMPACT Integration

PlanAhead now has the ability to launch iMPACT to perform bit file programming on devices. iMPACT can be launched on implementation runs after running BitGen, and PlanAhead passes the bit file generated from the implementation run. For more information on running iMPACT from PlanAhead, see Chapter 12, "Programming and Debugging the Design" in the *PlanAhead User Guide* (*UG632*).

## Hierarchical Design Features

In 12, PlanAhead provides access to two new features that are part of a Hierarchical Design methodology:

- Design preservation using partitions
- Partial reconfiguration

For more information, see Chapter 13, "Using Hierarchical Design Techniques," in the *PlanAhead User Guide* (UG632).

The following subsections briefly describe the implementation of Hierarchical Design features in PlanAhead.



#### Design Preservation using Partitions

In PlanAhead release 12, the Design Preservation flow is available in PlanAhead and in the ISE command-line tools, and is no longer supported in Project Navigator. The Design Preservation flow lets you implement critical portions of their design and then "preserve" them while iterating on other portions of the design, which ensures that critical logic is not disturbed by further logic development.

## Partial Reconfiguration

The Partial Reconfiguration flow is licensed separately and available from PlanAhead. Partial Reconfiguration documents are located at: <a href="http://www.xilinx.com/tools/partial-reconfiguration">http://www.xilinx.com/tools/partial-reconfiguration</a>

You can obtain a license through the Xilinx web site: <a href="http://www.xilinx.com/getproduct">http://www.xilinx.com/getproduct</a>

## Tcl and Batch Scripting

Tcl is the scripting language supported by PlanAhead and many Electronic Design Automation (EDA) tools and is an industry standard for tool flow and control.

Tcl provides the ability to query the design database dynamically, and is a powerful debug mechanism for finding design issues and for customizing tool operation. Tcl lets you automate design compilation, and the Tcl commands are coupled tightly to the constraint and flow methodologies.

The changes to Tcl and batch scripting are:

- Adoption of Synopsys Design Constraint Tcl Infrastructure
- Backward Compatibility for Tcl Scripting
- Updated Tcl Version (8.5)
- Support for SDC core commands

Chapter 14, "Tcl and Batch Scripting," of the *PlanAhead User Guide* (UG632) describes the Tcl features in PlanAhead 12.1. The following subsections describe the Tcl.

## Adoption of Synopsys Design Constraint Tcl Infrastructure

In the 12 release, the Tcl infrastructure in PlanAhead changed to accommodate the long-term plans for Xilinx to migrate toward Synopsys Design Constraints (SDC) for timing constraints.

SDC is an industry standard that is based on Tcl, and the Tcl functionality in PlanAhead 12 is the first step in this migration, with significant ramifications. SDC covers timing constraints, and it is a critical query and debug tool.

Due to the tight integration of timing constraints with all portions of synthesis, place, and route flows, Xilinx changed the Tcl command infrastructure so that Tcl commands are modeled on the SDC basics.

## Tcl Scripting Backward Compatibility

In release 12.1, PlanAhead implemented a deprecation layer that maps old Tcl commands to the new syntax. For most users this will be seamless and will not notice the transition, but for some custom-implemented scripts, there could be an impact.

## Updated Tcl Version

In the 12.1 release, PlanAhead uses the latest available version of the Tcl interpreter, which is v8.5, from the open source community. This gives you access to the most up-to-date features available from the Tcl infrastructure.



#### SDC Support

The SDC support introduced in PlanAhead 12, is limited to core commands such as get\_cells, get pins, get nets, and other get \* commands for search and query.

## Messaging

PlanAhead 12.1 has improved and consolidated information, warning, and error messaging into the Console view with tabs at the bottom of the PlanAhead environment, which is active whenever messaging content is available. In prior releases, this information was not consolidated and message tabs were not present. The messaging in the Console view includes:

- Tcl Console
- Compilation Log
- Elaboration Messages
- Compilation Messages
- Reports

The following subsections briefly describe the messaging available in the Console view:

#### Tcl Console

Tcl Console tab contains the history of the executed Tcl commands during a session, either directly or indirectly from GUI actions. It also includes information, warning, and error messages that generated during the context of executing the command. The right of the scrollbar has color indicators the show the warning messages in yellow and error message in the history in red. You can type Tcl commands directly into text box for live execution.

#### Compilation Log

The Compilation Log tab contains the captured output from ISE tools: XST, ngdbuild, map, par, and trace, that appear in real-time as the tools execute in separate threads. Log file messages display in the order they were generated from the tools.

## Elaboration Messages

PlanAhead invokes an Elaboration Results view upon RTL elaboration in which violations are highlighted, and where the RTL Editor invokes when you double-click on a line. You can expand, collapse, filter, and hide the messages.

## Compilation Messages

The Compilation Messages tab contains ISE Design Suite tool-generated XML-based messages from CORE Generator, XST, ngdbuild, map, par, and trce. These messages are organized in a tree table by type, and are not in the exact order of occurrence. This view allows you to collapse, browse, and view messages and see the number of occurrence. The message infrastructure is the same as Project Navigator.

## Reports

The Reports tab contains the standard report files generated by the ISE point tools (not the captured output of stdout/stderr) for XST, ngdbuild, map, par, and tree.

For more information about the PlanAhead 12.1 messaging features, see the section, "Working with the Message Viewing Area" in the *PlanAhead User Guide* (UG632).



#### WebTalk

PlanAhead has implemented a new "WebTalk" feature that tracks certain PlanAhead feature usage within the tool and reports back to Xilinx. Marketing can use this data to help guide the direction and priority of tool flows. This information includes usage statistics and very general information about designs without compromising any intellectual property. This information is sent to Xilinx using HTML and you can query these reports to ensure openness about the nature of information transferred. For more information, see the WebTalk section of the *ISE Design Suite 12: Installation, Licensing, and Release Notes*.

#### Documentation

To provide up-to-date and quality documentation, as well as to reduce the size of the install image and increase the download speed, PlanAhead documentation is longer provided in the DVD image that is shipped in the release. The install images are shipped with placeholder files that link to the documentation, and a mechanism is provided to install documentation from the Xilinx website.

The following documentation is linked in placeholder files:

• PlanAhead User Guide (UG632)

The following document is available on the Xilinx website:

- Floorplanning Methodology Guide (UG633) (previously named PlanAhead Methodology Guide; this document contains floorplanning-specific information.)
- *Hierarchical Design Methodology Guide* (UG748), describes the methodology for using a hierarchical design.

#### **Tutorials**

PlanAhead ships with several designs that can use as training tools to become familiar with the tool. The tutorial designs are updated to the latest Virtex®-6 based devices and the designs support the devices in the WebPack, which is applicable to all versions of the Xilinx software.

The following tutorials that use the training designs are available on the Xilinx website:

http://www.xilinx.com/support/documentation/sw\_manuals/xilinx12\_1/planahead12-1\_tutorials.htm

- PlanAhead Tutorial: Quick Front to Back Flow Overview (UG673)
- PlanAhead Tutorial: RTL Design and IP Generation with CORE Generator (UG675)
- PlanAhead Tutorial: I/O Pin Planning (UG674)
- PlanAhead Tutorial: *Debugging using ChipScope* (UG677)
- PlanAhead Tutorial: Leveraging Design Preservation for Predictable Results (UG747)
- PlanAhead Tutorial: Design Analysis and Floorplanning for Performance (UG676)

#### Partial Reconfiguration Documentation

The following documents are available on the Xilinx web site:

http://www.xilinx.com/tools/partial-reconfiguration

- *Partial Reconfiguration User Guide* (UG702) is available at:
- Partial Reconfiguration Flow Overview (UG743)
- Partial Reconfiguration with Processor Peripherals (UG744)



You can obtain a license through Xilinx web site:

http://www.xilinx.com/getproduct

## **Known Issues**

A list of known issues is compiled in the Answer Record (AR) link at:

http://www.xilinx.com/support/answers/34799.htm