Resource Utilization for IBERT 7 Series GTZ v3.1

Vivado Design Suite Release 2019.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Virtex-7

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_RXOUTCLK_IO_PIN_LOC_N
C_RXOUTCLK_IO_PIN_LOC_P
C_RXOUTCLK_IO_PIN_STD
C_ADD_RXOUTCLK_PROBES
C_PROTOCOL_COUNT
C_SYSCLK_IO_PIN_LOC_N
C_SYSCLK_IO_PIN_LOC_P
C_SYSCLK_IO_PIN_STD
C_SYSCLK_FREQUENCY
C_PD_MGT15
C_PD_MGT14
C_PD_MGT13
C_PD_MGT12
C_PD_MGT11
C_PD_MGT10
C_PD_MGT9
C_PD_MGT8
C_PD_MGT7
C_PD_MGT6
C_PD_MGT5
C_PD_MGT4
C_PD_MGT3
C_PD_MGT2
C_PD_MGT1
C_PD_MGT0
C_PROTOCOL_MGT15
C_PROTOCOL_MGT14
C_PROTOCOL_MGT13
C_PROTOCOL_MGT12
C_PROTOCOL_MGT11
C_PROTOCOL_MGT10
C_PROTOCOL_MGT9
C_PROTOCOL_MGT8
C_PROTOCOL_MGT7
C_PROTOCOL_MGT6
C_PROTOCOL_MGT5
C_PROTOCOL_MGT4
C_PROTOCOL_MGT3
C_PROTOCOL_MGT2
C_PROTOCOL_MGT1
C_PROTOCOL_MGT0
C_SYSCLK_MODE_EXTERNAL
C_PROTOCOL0
C_PROTOCOL1
C_LINERATE1
C_LINERATE0
C_DATAWIDTH0
C_DATAWIDTH1
C_REFCLK0
C_REFCLK1
C_LANECOUNT0
C_LANECOUNT1
C_REFCLK_SOURCE0
C_REFCLK_SOURCE1
C_RXOUTCLK_SOURCE_LANE
C_SYSCLK_REFCLK_SOURCE
LUTs FFs DSP48s 36k BRAMs 18k BRAMs Speedfile Status
xc7vh580t hcg1155 -2 ibert_7series_gtz_v3_1_0 UNCONSTRAINED UNCONSTRAINED BLVDS_25 false 1 AL25 AL24 DIFF_SSTL15 200.0 false false false false false false false false false false false false false false false false None None None None None None None None Protocol0/10.3125 Protocol0/10.3125 Protocol0/10.3125 Protocol0/10.3125 Protocol0/10.3125 Protocol0/10.3125 Protocol0/10.3125 Protocol0/10.3125 true Protocol0 Protocol1 10.3125 10.3125 160 160 322.26563 322.26563 8 0 REFCLK0 REFCLK0 LANE0 LANE0 20685 31595 0 0 0 PRODUCTION 1.08 2014-09-11
xc7vh580t hcg1155 -2 ibert_7series_gtz_v3_1_6 UNCONSTRAINED UNCONSTRAINED BLVDS_25 false 1 AL25 AL24 DIFF_SSTL15 200.0 false false false false false false false false false false false false false false false false None None None None None None None None Protocol0/28.05 Protocol0/28.05 Protocol0/28.05 Protocol0/28.05 Protocol0/28.05 Protocol0/28.05 Protocol0/28.05 Protocol0/28.05 true Protocol0 Protocol1 10.3125 28.05 160 160 425 322.26563 8 0 REFCLK0 REFCLK0 LANE0 LANE0 20703 31595 0 0 0 PRODUCTION 1.08 2014-09-11

COPYRIGHT

Copyright 2019 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.