AR# 30150

|

LogiCORE Fibre Channel v3.3 - Release Notes and Known Issues for ISE 10.1 Initial IP Update (IP_10.1.0)

説明

This Answer Record contains the Release Notes for the LogiCORE Fibre Channel v3.3 Core that was released in the for ISE 10.1 Initial IP Update, and includes the following: 

 

- New Features 

- Bug Fixes  

- Known Issues  

 

For installation instructions, general CORE Generator known issues, and design tools requirements, see the IP Release Notes Guide at: http://www.xilinx.com/support/documentation/user_guides/xtp025.pdf

ソリューション

New Features  

 

- ISE 10.1i software support 

 

Bug Fixes  

 

- Data sheet changed to be DS270 - The data sheet had the same code number as another core (CR 445950). 

- Multispeed core simulation for V5 - required enhancement to example design (CR 445671). 

- Removed glbl.v from Verilog timing simulation - the glbl module now appears in the netlist (CR 449547). 

- Updated GTP parameters - PMA_RX_CFG values changed to exclude second order loop filter (CR 453093).  

- The coding in the example designs for Virtex-5 could cause CRC errors to go undetected 50 percent of the time in hardware. For more information, see (Xilinx Answer 29985) (CR 456574). 

- Speedup data path in Stats block (CR 456319). 

 

Known Issues 

-For Virtex-II Pro board designs to avoid BER failures, it is important to ensure that boards meet Virtex-II Pro MGT specifications. For more information, see (Xilinx Answer 25035).

AR# 30150
日付 05/22/2014
ステータス アーカイブ
種類 一般
People Also Viewed