UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 5124

F1.5i Simulator, Virtex: Cannot simulate CLKDLL component in a Timing Simulation.

説明

Keywords: 1.5i, Foundation, Simulator, functional, logic, clkdll, virtex

Urgency: Standard

General Description:
Simulating CLKDLL in Foundation Simulator 1.5i does not produce any
clock frequency, just a constant value.

ソリューション

This problem has been corrected for all outputs of the CLKDLL except
the DIVIDE output. This will be resolved in a future software release.

F1.5i Service Pack 2 fixes the other outputs and is available at:

http://support.xilinx.com/support/techsup/sw_updates/

Note: This software update only enable timing simulation of the CLKDLL.
Functional simulation will not work.
AR# 5124
作成日 12/01/1998
最終更新日 03/07/2002
ステータス アーカイブ
タイプ 一般