Summary

Creating an AXI subsystem in a Xilinx FPGA allows designers to quickly and easily generate complex systems. When designers connect their system to PCI Express (PCIe) [Ref 2], they often use the AXI Memory Mapped to PCIe Gen2 bridge. This method may use valuable FPGA resources in a system which only requires simple read and write operations. This application note and accompanying source code shows designers how to create a very small PCIe to AXI bridge which supports 1 DWORD reads and writes from the host to the FPGA Endpoint, using a fraction of the resources of the fully featured AXI Memory Mapped to PCIe Gen2 bridge.

Reference Design

The PCIe to AXI4-Lite bridge design referenced in this application note has been packaged as a Vivado IP core to make it easy to integrate into an IPI design. The project and source code used to package the IP are also provided, as well as two projects which use the packaged IP targeting the Xilinx AC701 and ZC706 Xilinx reference boards.

Feature Support

- Endpoint accepts 1 DWORD PCIe reads and writes from the Host to the FPGA Endpoint
- Connects directly to the 7 Series Integrated Block for PCIe IP core
- Supports up to four 32-bit PCIe to AXI BAR translations with address masking
- Supports Endian swapping
- Supports 64-bit and 128-bit data widths (Gen1 x1 - Gen2 x8)
Hardware

Figure 1 shows the block diagram of the IPI block. The \texttt{s\_axis\_rx} and \texttt{m\_axis\_tx} ports connect to the 7 Series Integrated Block for PCIe. The \texttt{user\_clk} port must come from the 7 Series Integrated Block for PCIe (as the PCIe to AXI4-Lite bridge must be synchronous to this clock). The \texttt{M\_AXI} port connects to the AXI subsystem developed in IPI.

The \texttt{s\_axis\_rx} port receives PCIe reads and writes from the 7 Series Integrated Block for PCIe. This port processes one PCIe transaction at a time. The PCIe reads and writes have their address translated to the AXI transactions.

If the transaction is a PCIe read, an AXI read is generated on the \texttt{M\_AXI} port. When the result comes back, a PCIe completion transaction is generated on the \texttt{m\_axis\_tx} port.

Customizing the PCIe to AXI4-Lite bridge is a simple process. The customization GUI is shown in Figure 2.

![Figure 1: IPI Block Diagram](image1.png)

![Figure 2: Customization GUI](image2.png)
**Component Name:**

Enter the top level name for the core. An illegal name is highlighted in red until it is correct.

**Address Translation and Masking:**

You can configure address translation and masking for up to four 32-bit PCIe BARs. If a PCIe BAR is unused, the default value can be left “AS-IS”.

**Big Endian:**

Endian selection allows the data to be either Big Endian or Little Endian. Select as required.

**C Data Width:**

The C data width must be set to match the data width of the 7 Series Integrated Block for PCIe IP.

The main benefit of the PCIe to AXI4-Lite bridge is its small size. Because it does not need to implement a full, high performance PCIe bridge, the amount of FPGA resources that it consumes is significantly reduced. Below is a table that shows the amount of resources each bridge uses based on the link width and speed of the PCIe link.

<table>
<thead>
<tr>
<th></th>
<th>Lite Bridge</th>
<th>Full Bridge&lt;sup&gt;1&lt;/sup&gt;</th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>LUTs</td>
<td>FFs</td>
<td>LUTs</td>
<td>FFs</td>
<td>LUT Reduction</td>
<td>FF Reduction</td>
</tr>
<tr>
<td>Gen 1 x1</td>
<td>881</td>
<td>1365</td>
<td>11372</td>
<td>8701</td>
<td>-92%</td>
<td>-84%</td>
</tr>
<tr>
<td>Gen 2 x4</td>
<td>1296</td>
<td>2344</td>
<td>14695</td>
<td>10888</td>
<td>-91%</td>
<td>-78%</td>
</tr>
</tbody>
</table>

1. AXI Memory Mapped to PCIe Gen2 bridge, provided by Xilinx.
Software Application

To show how to use the PCIe to AXI4-Lite bridge, two reference projects have been packaged with the IP. In both projects, all unneeded core interfaces have been disabled and PIPE mode enabled so the design can be quickly simulated.

The first reference project (Figure 3) targets an AC701 Artix-7 reference board. A simple BRAM and the board LEDs are connected to the PCIe to AXI4-Lite bridge. BAR0 is connected to the BRAM, and BAR1 is connected to the LEDs.

The 7 Series Integrated Block for PCIe IP has been configured as Gen2 x4 with two PCIe BARs enabled.

![Figure 3: AC701 Artix-7 Reference Project](image)

The second reference design (Figure 4) targets the ZC706 Zynq-7000 reference board. This reference design again connects BRAM and the board LEDs. In addition, the Zynq-7 Processing System has been enabled to support ARM® processors.

The 7 Series Integrated Block for PCIe IP has been configured as Gen1 x1 with two 4 KB PCIe BARs enabled.

**Note:** AXI BFMs are required for the simulation to complete when targeting the ZC706 design. More information about the availability and cost of AXI BFMs can be found [here](#).

![Figure 4: ZC706 Zynq-7000 Reference Project](image)
Requirements

Both reference designs are built using Vivado 2015.4 and are upgradeable to any future version of Vivado. While the reference designs target specific boards, there is no specific board requirement for the PCIe to AXI4-Lite bridge. It can be used with any Xilinx 7 Series device with the exception of Virtex-7 devices with GTH transceivers (See XAPP1201).

Hardware

• Evaluation Kit:
  • Artix-7 FPGA AC701
  or
  • Zynq-7000 All Programmable SoC ZC706
• Power Supply for boards

Software

Vivado 2015.4 was used to create the example designs. The designs can be upgraded to any newer version of Vivado using the automatic IP upgrade flow in Vivado.

Reference Design Files

You can download the Reference Design Files for this application note from the Xilinx website. Figure 5 shows the reference design directory structure.

Figure 5: Reference Design Directory Structure
Reference Design Steps

Follow these steps to setup the PCIe to AXI4-Lite bridge. Each step includes an explanation of the settings used in the \texttt{zc706_x1_g1_lite} reference design.

\textbf{Note:} \texttt{ac701_g2_x4} settings are similar except there is no processing subsystem in its design.

The setup steps are summarized below, detailed steps are given in \textit{Setup}.

1. Download and extract the ZIP file.
2. In the Vivado project, add the 'packaged IP' directory to the Vivado IP Repository.
3. In a Vivado project in IPI, add the 7 Series Integrated Block for PCIe IP and configure it as required.
4. Add the PCIe to AXI4-Lite bridge to IPI and configure it as required.
5. Connect up the rest of the IPI design, and generate the top level file.
6. If required, simulate the design (Zynq 7000 requires AXI BFMs).
7. Implement the design.

\textbf{Setup}

This section provides detailed information to complement the above summary.

\textbf{Note:} The procedure assumes the use of the ZC706 board.

1. Download and extract the ZIP file.
2. Open Vivado.
3. Select \textit{Open Project}.
4. Browse to the \texttt{zc706_x1_g1_lite} directory.
5. Add the PCIe to AXI4-Lite bridge to the IP catalog of the project:
   a. Go to \textit{Tools} > \textit{Project Settings}.
   b. In the Project Settings window, select the \textit{IP} button on the right hand side.
   c. Click ‘+’ to add the ‘Packaged_IP’ directory as shown in \textit{Figure 6}.

\textbf{Figure 6: Packaged_IP added to Repository Manager}

6. Create an IPI block diagram.
7. In the IPI block diagram, add the 7 Series Integrated Block for PCIe IP core.
8. Double click the core to display its settings (see Figure 7).

![Figure 7: 7 Series Integrated Block for PCIe - Basic Settings](image)

9. In the Basic tab, change the Lane Width and Maximum Link Speed to the required values.
10. In the Basic tab, change the Mode to ‘Advanced’. Make any other changes necessary for the design including changing IDs, turning on PCIe BARs and setting the required sizes.
   
   **Note:** PCIe BAR sizes should not exceed 2 GB.

11. It is important to check the **Shared Logic** tab (see Figure 8) and ensure that none of the options are selected. If any of the options are selected, you must ensure that the shared logic gets added to the IPI design, and connected to the PCIe block.

![Figure 8: 7 Series Integrated Block for PCIe - Shared Logic Settings](image)
The PCIe to AXI4-Lite bridge offers several customization options as shown in Figure 2.

**PCIe to AXI Address Translation and Masking**

The PCIe to AXI Bar Address and PCIe to AXI Bar Mask settings allow for the incoming PCIe packets that 'hit' different PCIe BARs to be translated to different address spaces in the AXI memory map.

The size of the PCIe BAR specified in the 7 Series Integrated Block should be set to the same size as that of the Address Bar Mask in the PCIe Lite customization window. Table 2 shows the valid values allowed in the PCIe BAR # Size field, along with their corresponding aperture size.

**Table 2: Example of maskable bits and BAR size**

<table>
<thead>
<tr>
<th>Valid Maskable Value</th>
<th>Corresponding BAR Aperture Size</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFFFF_FF80</td>
<td>128 Bytes (minimum)</td>
</tr>
<tr>
<td>0xFFFF_FF00</td>
<td>256 Bytes</td>
</tr>
<tr>
<td>0xFFFF_FE00</td>
<td>512 Bytes</td>
</tr>
<tr>
<td>0xFFFF_FC00</td>
<td>1 KB</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>0xF000_0000</td>
<td>256 MB</td>
</tr>
<tr>
<td>0xE000_0000</td>
<td>512 MB</td>
</tr>
<tr>
<td>0xC000_0000</td>
<td>1 GB (maximum)</td>
</tr>
<tr>
<td>0x8000_0000</td>
<td>2 GB (maximum)</td>
</tr>
</tbody>
</table>

The Translation to the AXI4 value provides the Base Address of where a PCIe BAR hit will translate to in the AXI4 address space. The asserted Maskable Bits filter out the corresponding base address offset in the PCIe space, and provide the offset from the PCIe BAR hit. For example, if a 1 KB PCIe BAR enumerates to 0xC000_0000, then the masked bits would filter out the upper 22 bits (because the mask is 0xFFFF_FC00), and only provide the lower 10 bits to determine the offset from the Translation to AXI option. Because the lower 10 bits are being used for the offset, the Translation to AXI field must not use the lower 10 bits as an offset value because this does not keep the aperture size address aligned. This must be taken into account when determining the Translation to an AXI4 address.

**Table 3** shows two examples for using PCIe BAR Size and Translation.

Example #1 shows the bridge set up with 1 KB of addressable space assigned to a particular PCIe BAR. The 1 KB range comes from the Maskable Bits option of the bridge. The host has enumerated this PCIe BAR to address 0x0C00_0000. The host has requested from address offset four of the PCIe BAR, which comes out to be a TLP address of 0x0C00_0004, resulting from how the PCIe BAR is enumerated. After masking out the upper bits from the PCIe descriptor address 0x0C00_0004, the resulting address is simply the offset address of four. To translate this offset into the AXI domain, add the Translation to AXI4 option to the offset and the resulting address in the AXI domain is 0x8000_0004. This is how a translation from the PCIe descriptor to the AXI domain is determined.
Figure 9 shows the address calculation for example 1 represented as a flowchart.

Example #2 shows another resulting AXI address from a PCIe descriptor address and how the translation is calculated.

Figure 10 shows the address calculation for example 2 represented as a flowchart.

Table 3: Example of Address Translation

<table>
<thead>
<tr>
<th></th>
<th>Example 1</th>
<th>Example 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>BAR Enumerated Address</td>
<td>0xC00_0000</td>
<td>0x0000_8000</td>
</tr>
<tr>
<td>(Assigned from host)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Address in PCIe Descriptor</td>
<td>0xC00_0004</td>
<td>0x0000_800C</td>
</tr>
<tr>
<td>(Request from host)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>AXI Bar x Mask (Maskable bits)</td>
<td>0xFFFF_FC00</td>
<td>0xFFFF_F000</td>
</tr>
<tr>
<td>AXI Bar x Addr (Bridge Option)</td>
<td>0x8000_0000</td>
<td>0x4000_0000</td>
</tr>
<tr>
<td>Resulting AXI Address</td>
<td>0x8000_0004</td>
<td>0x4000_000C</td>
</tr>
</tbody>
</table>

XAPP1286 (v1.0) June 23, 2016

www.xilinx.com


**Endian Selection**

The endianness of the data can be controlled from the **Big Endian** setting, as shown in Figure 11.

![Figure 11: Endian Selection](image)

This selection determines how bytes from the PCIe packet are mapped into the AXI memory space. There is no right or wrong selection. Selecting “1” means that the data will be Big Endian and selecting “0” means that the data will be Little Endian.

As shown Figure 12, the Endian selection will determine the order of the bytes within the Dword.

![Figure 12: Endian Selection (Dword bytes)](image)

**Data Width**

The data width (64 or 128 bits) should be changed (if required) to match the data width as selected when customizing the 7 Series Integrated Block for PCIe IP core. This width changes based on the PCIe link width and speed selected. In some cases, you have the option to choose the data width.

**Note:** When changing data width, it is important to remember that the lower of the data widths will need to operate at a higher frequency, so timing closure may be more difficult.
Running the Reference Design

You can run the AC701 and ZU706 designs from the Vivado Flow Navigator by double clicking Run Simulation under the Simulation heading. The provided reference projects have been setup to run PIPE mode simulation which is not the default. Enabling PIPE mode simulations can drastically decrease simulation times.

To run Synthesis, Implementation or to Generate a bitstream, double click the appropriate option.

When a bitstream has been generated, the design can be loaded onto the board and 1 DWORD memory reads and writes can be generated. You can implement this flow using WinDriver from Jungo Systems, available [here](#).

See [here](#) for a video demonstration of AXI PCIe with MIG on a KCU105 using WinDriver from Jungo Connectivity.

In some operating systems, the memory enable bit may be turned off by default. The user driver or application should enable this bit for memory read/writes to function properly.

Modifying the IP

You can modify the IP to enable additional functions, for example:

- Add additional PCIe BAR support
- Add an AXI Slave to PCIe 1 DWORD bridge

Modifying and repackaging the core is performed in Vivado in the directory:

```
axi_lite_bridge/Vivado_IP_GEN/pcie_axi_lite/pcie_axi_lite.xpr
```
(see Figure 13).

![Vivado Project Manager](#)
After making the required modifications, double click on the `component.xml` file in the **Sources** window. This will open the IP packaging options. Here, updates can be made before the IP is packaged including updating the description, version number etc. (see **Figure 14**).

![Figure 14: Package IP Window](image)

Once the IP is packaged, import it into the desired Vivado project. The new IP design can now be used and shared.

---

**References**

1. 7 Series FPGAs Integrated Block for PCI Express Product Guide ([PG054](#))
2. AXI Memory Mapped to PCI Express (PCIe) Gen2 Product Guide ([PG055](#))
3. AXI Interconnect v2.1 Product Guide ([PG059](#))
4. Virtex-7 (XT and HT) and UltraScale FPGAs Gen3 Integrated Block for PCI Express to AXI4-Lite Bridge ([XAPP1201](#))

---
Revision History

The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>06/23/2016</td>
<td>1.0</td>
<td>Initial Xilinx release.</td>
</tr>
</tbody>
</table>

Please Read: Important Legal Notices

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at http://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at http://www.xilinx.com/legal.htm#tos.

© Copyright 2016 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.