# Virtex-II Pro X FPGAs: -7 Speed Grade Errata and Deviations from Data Sheet DS083 DS083-E02 (v1.0) December 10, 2004 **Errata Notice** The Device Errata and Operational Guidelines contained herein apply to all Virtex-II Pro X Engineering Sample devices (in all package types), and for the -7 speed grade only. A separate errata list for -6 and -5 speed grade devices (DS083-E01) is also available. ### **Obtaining the Most Recent Version of This Document** If this document is printed or saved locally in electronic form, please check for the most recent release, available to registered users via the Xilinx <a href="maysupport.xilinx.com">mysupport.xilinx.com</a> web site. If you have additional questions after reviewing this document, please contact your local Xilinx field application engineer (FAE) or sales representative. See: <a href="https://www.xilinx.com/support/services/contact">www.xilinx.com/support/services/contact</a> info.htm. ## **Devices Affected by These Errata** These errata apply only to the following part numbers: | Device Types | XC2VPX20 -7 | |-----------------------------------------------------|----------------------------| | Packages | All | | Date Codes or Other Differentiating Characteristics | Engineering sample devices | # **Operational Details** The errata described below represent deviations from DS083 data sheet specifications, and may or may not have an impact on device operation in any given design. Details about any proposed workaround are included. | Errata | Device<br>Specification | Deviation and Workaround(s) | Impact | |--------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Maximum<br>Speed | -7 speed grade Engineering Sample devices are tested to a maximum transceiver speed of 10.0 Gb/s, vs. a maximum data sheet specification of 10.3125 Gb/s. | N/A | | 2 | AVCCAUXRX | AVCCAUXRX must be set to 1.8V ±3%. | N/A | | 3 | VCCINT | VCCINT must be set to 1.65V ±3%. | The reliability impact of the higher VCCINT, i.e. from 1.5V ±5% to 1.65V ±3%, has not been completely evaluated. Based on data from the limited usage of engineering samples, no observable degradation has been found. | | 4 | BREFCLK | BREFCLK must be < 400 MHz. | N/A | | 5 | Channel<br>Bonding<br>Feature | Channel bonding match detection logic is always active; it cannot be disabled. Workaround: If the Channel Bonding feature is NOT desired, the match sequence should be set to an illegal sequence, one which will not occur in the actual data stream. For example, in a system with a maximum run length less than 80, the following settings will suffice as an illegal sequence that will not be reproduced in the data stream: CHAN_BOND_SEQ_1_1 = 11'b01111111111111111111111111111111111 | Work-around must be used. | | Errata | Device<br>Specifi-<br>cation | Deviation and Workaround(s) | Impact | |--------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | 6 | Clock<br>Correction<br>Mode | Packet data can become corrupted when the idle data received between packets contains more than one idle symbol. Workaround #1: The Clock Correction symbols must be separated by at least 12 bytes. To ensure this, a special clock correction symbol can be used within the normal idle pattern to avoid the issue. This is possible if a proprietary protocol is being used or if the user has the capability to insert non-idle characters in the data. Further, if Clock Correction is used in conjunction with Channel Bonding, the Clock Correction character must be separated from the channel bonding sequence by at least 32 bytes. Normal Packet Operation: <pre></pre> | Work-<br>around<br>must be<br>used. | | Errata | Device<br>Specification | Deviation and Workaround(s) | | | Impact | |--------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|--------| | | Available MGT | MGT Mode | PMA Mode to Use | Available | | | | | OC48 /4-2-1<br>[4byte-2byte-1byte] | 30_16, 30_32 | Yes | | | | Mode and corresponding PMA Modes | OC192 /8-4 | 13_40, 13_80<br>(see solution record 19020) | Yes | | | | (verified in | XAUI /4-2-1 | 25_20, 25_40 | Yes | 1 | | | silicon) | INFINIBAND /4-2-1 | 28_20, 28_40 | Yes | | | | | PCI-EXPRESS /4-2-1 | 28_20, 28_40 | Yes | | | 7 | | 10GE /8-4* | 13_40* | Yes* | N/A | | | (for an explanation of MGT Modes and PMA Modes, please see the RocketIO X Transceiver User Guide, UG035) | AURORA 64B/66B /8 | N/A | No | | | | | AURORA /4-2-1 | 25_20, 25_40, 28_20, 28_40, 30_16, 30_32 | Yes | | | | | CUSTOM | 20_40, 20_80, 25_20, 25_40, 28_20, 28_40, 30_16, 30_32, 13_40, 13_80 | Yes | | | | | 10GE support, use mothat supports 10.3125 ( | peen tested for 10.0 Gb/s operatide 13_40, but with a BREFCLK fGb/s. For 64B/66B operation at 1 | requency<br>0.3125 Gb/s, | | | 8 | Default<br>Register<br>Setting | Upon initialization, a default value of 0x24 must be written to Register 0x0B of the PMA Attribute Bus. | | | N/A | | 9 | Clocking<br>Requirement | TX Fabric interface hold time issue: - Requires Fabric clock and TXUSRCLK2 to be complementary. RX Internal hold time issue: - Requires that the rising edges of RXUSRCLK and RXUSRCLK2 are not aligned. This implies that when RXUSRCLK and RXUSRCLK2 have identical frequencies, they need to be complementary; and when they do not have identical frequencies, their falling edges should be aligned. | | | N/A | | Errata | Device<br>Specification | Deviation and Workaround(s) | Impact | | |---------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--| | 10 | TXOUTCLK<br>de-activated on<br>PMAINIT and<br>Power down | When PMAINIT or POWERDOWN is activated, TXOUTCLK is deactivated. In clocking schemes where TXOUTCLK is used to generate TXUSRCLK/TXUSRCLK2, this will result in deactivating them. Also, once powered down, the MGT does not come out of the powerdown state. | | | | | | Workaround(s): | <b>N</b> 1/0 | | | | | (1) Power down the MGT by writing PMA_ATTRIBUTE register 0x0F to 0x00. Release from powerdown by writing register 0x0F to 0x0F. | N/A | | | | | OR | | | | | | (2) Use alternative clocking scheme if PMAINIT or POWERDOWN signals are used. | | | | 11 Loss | Loss of Lock | If the receiver has any frequency offset between the reference clock and the RXRECCLK, the PMARXLOCK may get deactivated causing errors in the receiver operation. | Work-<br>around<br>must be<br>used in | | | | | Workaround(s): | asynch-<br>ronous | | | | | (1) Use PMARXLOCKSEL to force receiver either to LOCK-to-DATA or LOCK-to-REFERENCE. | applica-<br>tions. | | | 12 | Receiver PLL | The receiver PLL may enter an error state where re-initialization of the MGT is needed to re-establish normal operation. This failure can be caused by loss of data at the input. When the receiver PLL locks up to this error state, RXRECCLK is deactivated, and the receiver is unable to pass any data. | | | | | | Workaround(s): | N/A | | | | | (1) If the lock-up is detected, it is possible to recover by setting PMARXLOCKSEL = 2'b11 for a short period of time (10 ms), and then releasing back to normal operation. This way reinitialization of the PMA is not needed. | | | | | Termination<br>Impedance | Differential Termination Impedance for Rx = $115\Omega \pm 10\%$ | | | | 13 | | Differential Termination Impedance for $Tx = 134\Omega \pm 10\%$ | N/A | | | | | <b>Note:</b> Optimal operation is achieved by designing the boards to $100\Omega$ differential characteristic impedance. | | | ### **Additional Questions or Clarifications** If additional questions arise or clarifications are needed regarding these errata, please contact your local Xilinx field application engineer (FAE) or sales representative. For the phone number in your area, see <a href="https://www.xilinx.com/support/services/contact\_info.htm">www.xilinx.com/support/services/contact\_info.htm</a>. Any feedback with regard to these errata can be emailed to <a href="mailto:qa\_com@xilinx.com">qa\_com@xilinx.com</a>.