

# LogiCORE IP LTE DL Channel Encoder v2.2

XMP023 August 2, 2012 Product Brief

### Introduction

The Xilinx® LogiCORE™ IP LTE DL Channel Encoder core provides designers with an LTE Downlink Channel Encoding block for the 3GPP TS 36.212 v9.0.0 Multiplexing and Channel Coding specification.

#### **Features**

- Channel coding for 3GPP TS 36.212 supports: DL-SCH, PCH, MCH, BCH, CFI, HI, and DCI
- Bit-accurate C model available
- Fully optimized for speed and area
- Fully synchronous design using a single clock
- For use with the Xilinx Vivado™ Design Suite 2012.2

| LogiCORE IP Facts Table                      |                                                                         |  |
|----------------------------------------------|-------------------------------------------------------------------------|--|
| Core Specifics                               |                                                                         |  |
| Supported<br>Device<br>Family <sup>(1)</sup> | Virtex®-7, Kintex™-7, Artix™-7                                          |  |
| Supported<br>User Interfaces                 | Can be interfaced to AXI4-Stream <sup>(2)</sup>                         |  |
| Provided with Core                           |                                                                         |  |
| Design Files                                 | Netlist                                                                 |  |
| Example<br>Design                            | Not Provided                                                            |  |
| Test Bench                                   | VHDL                                                                    |  |
| Constraints<br>File                          | Not Provided                                                            |  |
| Simulation<br>Model                          | Verilog<br>VHDL<br>C Model                                              |  |
| Supported<br>S/W Driver                      | N/A                                                                     |  |
| Tested Design Tools(3)                       |                                                                         |  |
| Design Entry<br>Tools                        | Vivado Design Suite                                                     |  |
| Simulation                                   | Mentor Graphics ModelSim<br>Cadence Incisive Enterprise Simulator (IES) |  |
| Synthesis Tools                              | Xilinx Synthesis Technology (XST)                                       |  |
| Support                                      |                                                                         |  |
| Provide                                      | d by Xilinx @ <u>www.xilinx.com/support</u>                             |  |

- 1. For a complete listing of supported devices, see the <u>release</u> notes for this core.
- Interface similar to AXI and can be connected to an AXI4-Stream Interface.
- 3. For a listing of the supported tool versions, see the Xilinx Design Tools: Release Notes Guide.



## **Overview**

The LTE DL Channel Encoder core provides a channel encoding solution for the 3GPP 36.212 specification. Figure 1-1 and Figure 1-1 illustrate the main blocks in the LTE encoding chain for the two main channel types that are supported by the core. The architecture has been designed to provide efficient use of the FPGA while also offering a low bandwidth processor interface to reduce system-level overhead. Timing-critical operations are performed by the FPGA.

The interface to the core can be attached to any bus-based system. The memory-mapped interface allows for simple integration and validation within the system.

Data is processed sequentially on a transport block basis for each of the two main channel types, where the term "transport block" is used to describe a block of data originating from the MAC layer. Specific processing is applied depending on the type of input block, which is indicated as part of the control signaling provided by the MAC layer.

The following functions are supported by the core:

- CRC
  - 24-bit CRC applied to DL-SCH, PCH, and MCH transport blocks
  - 16-bit CRC applied to BCH and DCI code blocks (with additional scrambling on parity bits)
- Segmentation
  - Code block segmentation applied to DL-SCH, PCH, and MCH transport blocks (that is, data that are turbo encoded), with an additional 24-bit CRC computed on each code block (in cases where segmentation produces more than one code block)
- Encoding
  - Turbo code applied to DL-SCH, PCH, and MCH data
  - Convolutional code applied to BCH and DCI data (single code block)
- Rate Matching
  - Applied on a code block basis to DL-SCH, PCH, MCH, BCH, and DCI data. This function performs appropriate puncturing according to the AMC parameters and redundancy version.
  - Data output on a code block basis for the DL-SCH, PCH, and MCH channels.
- Control Format Indicator Generation
  - The HI or CFI coded outputs are generated according to the type indicated from the control signaling from the MAC layer.



#### **Control and Broadcast Channel Processing**



Figure 1: Downlink Channel Processing for BCH and DCI -CCH Channel Stream

#### Shared, Paging, and Multicast Channel Processing



Figure 2: Downlink Channel Processing for DL-SCH, PCH and MCH -SCH Channel Stream

## **Additional Documentation and Supporting Materials**

A full product guide and additional supporting materials (C models) are available for this core. Access to this material may be requested by clicking on this registration link: <a href="https://www.xilinx.com/member/lte\_dl\_channel\_enc\_eval/index.htm">www.xilinx.com/member/lte\_dl\_channel\_enc\_eval/index.htm</a>.



## **Support**

Xilinx provides technical support at <a href="www.xilinx.com/support">www.xilinx.com/support</a> for this LogiCORE product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled DO NOT MODIFY.

See the IP Release Notes Guide (XTP025) for further information on this core. There is a link to all the DSP IP and then to the relevant core.

For each core, there is a master Answer Record that contains the Release Notes and Known Issues list for the core being used. The following information is listed for each version of the core:

- New Features
- Bug Fixes
- Known Issues

## **Ordering Information**

This Xilinx LogiCORE IP module is provided under the terms of the Xilinx Turbo Code LogiCORE IP License Terms. The module is shipped as part of the Vivado Design Suite. For full access to all core functionalities in simulation and in hardware, you must purchase a license for the core. Contact your local Xilinx sales representative for information about pricing and availability.

For more information, visit the LTE DL Channel Encoder product web page.

Information about other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information on pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your local Xilinx sales representative.

France Telecom, for itself and certain other parties, claims certain intellectual property rights covering Turbo Codes technology, and has decided to license these rights under a licensing program called the Turbo Codes Licensing Program. Supply of this IP core does not convey a license nor imply any right to use any Turbo Codes patents owned by France Telecom, TDF or GET. Contact France Telecom for information about its Turbo Codes Licensing Program at the following address:

France Telecom R&D, VAT/TURBOCODES, 38, rue du Général Leclerc, 92794 Issy Moulineaux, Cedex 9, France.



## **Revision History**

The following table shows the revision history for this document:

| Date     | Version | Description of Revisions                                                                                                                                |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09/19/08 | 1.0     | Xilinx initial release.                                                                                                                                 |
| 04/24/09 | 2.0     | Virtex-6 and Spartan-6 support added. Addition of Transport block start and end signals. Modification to CRC output to support v8.5 of RNTI scrambling. |
| 04/19/10 | 3.0     | Added support for latest Spartan-6 and Virtex-6 device variants.                                                                                        |
| 06/22/11 | 3.1     | Added support for 7 Series devices and ISE Design Suite 13.2.                                                                                           |
| 08/15/11 | 3.2     | Updated to include web registration information.                                                                                                        |
| 01/18/12 | 3.3     | Updated for ISE Release 13.4.                                                                                                                           |
| 7/25/12  | 3.4     | Updated for Vivado 2012.2.                                                                                                                              |
| 08/02/12 | 3.5     | Document update.                                                                                                                                        |

### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: <a href="http://www.xilinx.com/warranty.htm#critapps">http://www.xilinx.com/warranty.htm#critapps</a>.